Part Number Hot Search : 
CM102 BCR553 FS0102MA PS9005VE 35SPP URAM2C12 2SJ164 HS100
Product Description
Full Text Search
 

To Download HPL5331U5C-TRL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 HPL5331
3A Bus Termination Regulator
Features
* * * * Provide Bi-direction Current - Sourcing or Sinking Current up to 3A 1.25V/0.9V Output for DDR I/II Applications Fast Transient Response High Output Accuracy - 20mV over Load, VOUT Offset and Temperature * * * * * Adjustable Output Voltage by External Resistors Current-Limit Protection On-Chip Thermal Shutdown Shutdown for Standby or Suspend Mode Simple SOP-8, SOP-8-P with thermal pad, TO-252- 5 and TO-263-5 Packages
General Description (Cont.)
On-chip thermal shutdown provides protection against any combination of overload that would create excessive junction temperature. The output voltage of HPL5331 track the voltage at VREF pin. A resistor divider connected to VIN, GND and VREF pins is used to provide a half voltage of VIN to VREF pin. In addition, an external ceramic capacitor and an opendrain transistor connected to VREF pin provides softstart and shutdown control respectively. Pulling and holding the VREF to GND shuts off the output. The output of HPL5331 will be high impedance after being shut down by VREF or thermal shutdown function.
Pin Configuration
VIN GND
Applications
* * * DDR I/II SDRAM Termination SSTL-2/3 Termination Voltage Applications Requiring the Regulator with Bi-direction 3A Current Capability
1 2 3 4
8 7 6 5
VCNTL VCNTL VCNTL VCNTL
VOUT VREF VCNTL GND VIN
VREF VOUT
TAB is VCNTL
SOP-8 (Top View)
VIN
TO-252-5 (Top View)
5 4 3 2 1
VOUT VREF VCNTL GND VIN
1 2 3 4
8 7 6 5
NC NC
General Description
The HPL5331 linear regulator is designed to provide a regulated voltage with bi-directional output current for DDR-SDRAM termination. The HPL5331 integrates two power transistors to source or sink current up to 3A. It also incorporate current-limit, thermal shutdown and shutdown control functions into a single chip. Current-limit circuit limits the short-circuit current.
GND VREF VOUT
TAB is VCNTL
VCNTL NC
SOP-8-P (Top View) NC = No internal connection
TO-263-5 (Top View)
= Thermal Pad (connected to GND plane for better heat dissipation)
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
1
www.hipacsemi.com
1
2
3
4
5
HPL5331
Ordering and Marking Information
HPL5331
Lead Free Code Handling Code
Temp. Range Package Code
Package Code K : SOP-8 KA : SOP-8-P U5 : TO-252-5 G5 : TO-263-5 Temp. Range C : 0 to 70 o C Handling Code TR : Tape & Reel Lead Free Code L : Lead Free Device Blank : Original Device
HPL5331KC-TR : HPL5331KAC-TR :
HPL5331 XXXXX
XXXXX - Date Code
HPL5331U5C-TR : HPL5331G5C-TR :
HPL5331 XXXXX
XXXXX - Date Code
Pin Description
PIN NAME VIN I/O I DESCRIPTION Main power input pin. Connect this pin to a voltage source and an input capacitor. The HPL5331 sources current to VOUT pin by controlling the upper NPN pass transistor, providing a current path from VIN pin. Power and signal ground. Connect this pin to system ground plane with shortest traces. The HPL5331 sinks current from VOUT pin by controlling the lower NPN pass transistor, providing a current path to GND pin. This pin is also the ground path for internal control circuitry. Power input pin for internal control circuitry. V C NTL Connect this pin to a voltage source, providing a bias for the internal control circuitry. A bypass capacitor is usually connected near this pin. Reference voltage input and active-low shutdown control pin. Apply a voltage to this pin as a reference voltage for the HPL5331. Connect this pin to a resistor divider, between VIN and GND, and a capacitor for soft-start and filtering noise C u rre n t purposes. Applying and holding this pin low by an open-drain transistor to shut Lim it down the output. Output pin of the regulator. Connect this pin to load. Output capacitors connected this pin improves stability and transient response. The output voltage tracks the reference voltage and is capable of sourcing or sinking current up to 3A.
GND
O
VCNTL
I
VREF
I
VOUT
O
Block Diagram
V C NTL
V IN
V RE F
V o lt ag e R e g ulat io n
Th erm a l L im it
C u rre nt L im it
V OUT
S h u td ow n
G ND
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
2
www.hipacsemi.com
HPL5331
Absolute Maximum Ratings
Symbol VCNTL VIN PD TJ TSTG TSDR VESD Parameter VCNTL Supply Voltage, VCNTL to GND VIN Supply Voltage, VIN to GND Power Dissipation Junction Temperature Storage Temperature Soldering Temperature, 10 Seconds Minimum ESD Rating (Human Body Mode) Rating -0.2 ~ 7 -0.2 ~ 3.9 Internally Limited 150 -65 ~ 150 300 3 Unit V V W
o o o
C C C
kV
Thermal Characteristics
Symbol JA Parameter Thermal Resistance in Free Air SOP-8 SOP-8-P TO-252-5 TO-263-5 Rating 160 80 80 50 Unit C/W
Recommended Operating Conditions
Symbol VCNTL VIN VREF IOUT TJ Parameter VCNTL Supply Voltage VIN Supply Voltage VREF Input Voltage VOUT Output Current (Note1, 2) Junction Temperature Range 3.1 ~ 6V 1.6 ~ 3.5 0.8 ~ 1.75 -3 ~ +3 0 ~ 125 Unit V V V A
o
C
Note1 : The symbol "+" means the VOUT sources current to load; the symbol "-" means the VOUT sinks current to GND. Note2 : The max. IOUT varies with the TJ. Please refer to the typical characteristics.
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
3
www.hipacsemi.com
HPL5331
Electrical Characteristics
Refer to the typical application circuit. These specifications apply over, VCNTL=3.3V, VIN=2.5V/1.8V, VREF=0.5VIN and TJ= 0 to 125C, unless otherwise specified. Typical values refer to TJ =25C.
Symbol Output Voltage VOUT VOUT Output Voltage System Accuracy VOS VOUT Offset Voltage (VOUT-VREF) Load Regulation Protection Sourcing Current (VIN=2.5V) Sinking Current (VIN=2.5V) Sourcing Current (VIN=1.8V) Sinking Current (VIN=1.8V) TJ=25C TJ=125C TJ=25C TJ=125C TJ=25C TJ=125C TJ=25C TJ=125C +3.3 -3.3 +2.9 -2.9 +3.6 +3.1 -3.6 -3.1 +3.2 +2.6 -3.2 -2.6 150 40 2 4.5 50 2.6 150 20 0.2 500 40 nA A V 6 110 mA IOUT=0A Over temperature, VOUT offset, and load regulation IOUT=+10mA IOUT=-10mA IOUT=+10mA to +3A IOUT = -10mA to -3A -6 VREF -20 -14 -9 2 -3 7 12 8 20 V mV mV mV Parameter Test Conditions HPL5331 Min Typ Max Unit
ILIM
Current Limit
A
TSD
Thermal Shutdown Rising TJ Temperature Thermal Shutdown Hysteresis IOUT=0A IOUT=3A (Normal Operation), VCNTL=5V VREF=GND (Shutdown) VREF=1.25V/0.9V (Normal Operation)
o o
C C
Input Current
ICNTL
VCNTL Supply Current
IVREF
VREF Bias Current (The current flows out of VREF) VREF=GND (Shutdown) Shutdown Threshold Voltage
Shutdown Control 0.35 0.65
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
4
www.hipacsemi.com
HPL5331
Typical Application Circuit
1. VOUT=1.25V/0.9V Application
VCNTL +3 .3 V VIN +2 .5 V/1 .8 V R1 1k C IN 4 70 uF Shu td o w n Q1 GN D R2 1k VREF C SS 0 .1u F C C N TL 4 7u F
VIN
VC N TL
VR EF
GN D
VO U T
VOUT +1 .2 5 V/0.9 V -3 ~+3 A C OU T 4 70 uF GN D
COUT : 470F, ESR=25m R1, R2 : 1k, 1% Q1 : HPM2300 AC Note : Since R1 and R2 are very small, the voltage offset caused by the bias current of VREF can be ignore.
2. VOUT=1.4V Application
VCNT L +5V VIN +2.8V R1 1k CIN 470F R2 1k GND VREF CSS 0.1F CCNT L 47F COUT 470F
VIN
VC N TL
VR EF
GN D VOU T
VOUT +1.4V/ -3~+3 A
GND
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
5
www.hipacsemi.com
HPL5331
Typical Characteristics
Sourcing Current-Limit vs Junction Temperature
5.0
VCNTL=5V,VIN=2.5V
Sinking Current-Limit vs Junction Temperature
-2.0
VCNTL=5V,VIN=1.8V VCNTL=3.3V,VIN=1.8V
Current-Limit, ILIM (A)
4.0
Current-Limit, ILIM (A)
4.5
VCNTL=3.3V,VIN=2.5V
-2.5
-3.0
3.5 3.0
-3.5 -4.0
VCNTL=5V,VIN=2.5V VCNTL=3.3V,VIN=2.5V
VCNTL=5V,VIN=1.8V VCNTL=3.3V,VIN=1.8V
2.5
-4.5
2.0 -50 -25 0 25 50 75 100 125
-5.0 -50 -25 0 25 50 75 100 125
Junction Temperature (C)
Junction Temperature (C)
VREF Bias Current vs Junction Temperature
0.40
0.6
VREF Shutdown Threshold vs Junction Temperature
VREF Shutdown Threshold (V)
VREF Bias Current, IVREF (A)
VREF=1.25V/0.9V
0.35 0.30 0.25 0.20 0.15 0.10 0.05 0.00 -50 -25 0 25 50 75 100 125
0.5
VCNTL=5V
0.4
0.3
VCNTL=3.3V
0.2
0.1 -50 -25 0 25 50 75 100 125
Junction Temperature (C)
Junction Temperature (C)
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
6
www.hipacsemi.com
HPL5331
Typical Characteristics (Cont.)
VOUT Offset Voltage vs Junction Temperature
6
Quiescent VCNTL Current vs Junction Temperature
7.0
VOUT Offset Voltage, VOS (mV)
4 2 0 -2 -4 -6 -8 -10 -12 -14 -16 -50
VREF=1.25V/0.9V
Quiescent VCNTL Current (mA)
6.5 6.0 5.5 5.0 4.5 4.0 3.5 3.0 2.5 2.0
IOUT=0A VCNTL=5V
IOUT=-10mA
VCNTL=3.3V
IOUT=+10mA
-25
0
25
50
75
100
125
-50
-25
0
25
50
75
100
125
Junction Temperature (C)
Junction Temperature (C)
VREF Bias Current vs VREF Supply Voltage
22
VREF Bias Current, IVREF (A)
20 18 16 14 12 10 8 6 4 2 0 0.0
TJ=25C
0.2
0.4
0.6
0.8
1.0
1.2
1.4
VREF Supply Votage, VREF (V)
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
7
www.hipacsemi.com
HPL5331
Operating Waveforms
1. Load Transient Response : IOUT = +10mA -> +3A -> +10mA - VIN = 2.5V, VCNTL = 3.3V - VREF is 1.250V supplied by a regulator - COUT = 470F/10V, ESR = 30m - IOUT slew rate = 3A/S IOUT = +10mA -> +3A IOUT = +10mA -> +3A -> +10mA
Load Regulation = -2.8mV
IOUT = +3A -> +10mA
VOUT IOUT
VOUT
VOUT
+3A
+10mA
IOUT
IOUT
Ch1 : VOUT, 20mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 1A/Div Time : 1S/Div
Ch1 : VOUT, 20mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 1A/Div Time : 20S/Div
Ch1 : VOUT, 20mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 1A/Div Time : 1S/Div
2. Load Transient Response : IOUT = -10mA -> -3A -> -10mA - VIN = 2.5V, VCNTL = 3.3V - VREF is 1.250V supplied by a regulator - COUT = 470F/10V, ESR = 30m - IOUT slew rate = 3A/S IOUT = -10mA -> -3A
VOUT
IOUT = -10mA -> -3A -> -10mA
Load Regulation = +6.2mV
IOUT = -3A -> -10mA
VOUT
VOUT
-10mA
IOUT
IOUT
IOUT
-3A
Ch1 : VOUT, 20mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 1A/Div Time : 1S/Div
Ch1 : VOUT, 20mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 1A/Div Time : 20S/Div 8
Ch1 : VOUT, 20mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 1A/Div Time : 1S/Div www.hipacsemi.com
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
HPL5331
Operating Waveforms (Cont.)
3. Load Transient Response : IOUT = +3A -> -3A -> +3A - VIN = 2.5V, VCNTL = 3.3V - VREF is 1.250V supplied by a regulator - COUT = 470F/10V, ESR = 30m - IOUT slew rate = 3A/S IOUT = +3A -> -3A
VOUT
IOUT = +3A -> -3A -> +3A
IOUT = -3A -> +3A
VOUT
VOUT
IOUT
+3A
IOUT
IOUT
-3A
Ch1 : VOUT, 50mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 2A/Div Time : 1S/Div
Ch1 : VOUT, 50mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 2A/Div Time : 20S/Div
Ch1 : VOUT, 50mV/Div, DC, Offset = 1.250V Ax1 : IOUT, 2A/Div Time : 1S/Div
4. Short-Circuit Test - VIN = 2.5V, VCNTL = 3.3V VOUT is Shorted to GND
IOUT IOUT
VOUT is Shorted to VIN (2.5V)
VOUT
VOUT VOUT
IOUT
Ch1 : VOUT, 500mV/Div, DC, Ax1 : IOUT, 2A/Div Time : 5mS/Div
Ch1 : VOUT, 500mV/Div, DC, Ax1 : IOUT, 2A/Div Time : 5mS/Div
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
9
www.hipacsemi.com
HPL5331
Application Information
General The HPL5331 is a linear regulator and is capable of sourcing or sinking current up to 3A. The HPL5331 has fast transient response, accurate output voltage (small voltage offset, load regulation), active-low shutdown control and fault protections (current-limit, thermal shutdown). The HPL5331 is available in several packages to meet different of power dissipation in requirement various applications. Output Voltage Regulation The output voltage at VOUT pin tracks the reference voltage applied at VREF pin. Two internal NPN pass transistors controlled by separate high bandwidth error amplifiers regulate the output voltage by sourcing current from VIN pin or sinking current to GND pin. The base currents of the pass transistors are provided by VCNTL pin. An internal kelvin sensing scheme use at the VOUT pin for perfect load regulation at various load current. To prevent the two pass transistors from shoot-through, a small voltage offset is created between the positive inputs of the two error amplifiers. This results in higher output voltage while the regulator sinks light or heavy load current. Since the HPL5331 exhibits very fast load transient response, lesser amount of capacitors can be use. In addition, capacitors with high ESR can also be use. Shutdown and Soft-Start The VREF pin is a dual-function input pin, acting as reference input and shutdown control input. Applying and holding a voltage below 0.35V(typ.) to VREF pin shuts down the output of the regulator. An NPN transistor or N-channel MOSFET is used to pull down the VREF while applying a "high" signal to turn on the transistor. When shutdown function is active, the two pass transistors are turned off and the impedance of the VOUT is about 10M (typ.), sourcing or sinking no current. When release the VREF pin, the current through the resistor divider charges the softstart capacitor to initiate a soft-start cycle. The output voltage tracks the rising VREF. The soft start process limits the input surge current.
Thermal Shutdown An thermal shutdown circuit limits the junction temperature of the HPL5331. When the junction temperature exceeds TJ= +150oC, a thermal sensor turns off both pass transistors, allowing the device to cool down. The regulator starts to regulate again after the junction temperature reduces by 40oC, resulting in a pulsed output during continuous thermal overload conditions. The thermal limit designed with a 40oC hysteresis lowers the average TJ during continuous thermal overload conditions, extend life time of HPL5331.
Current Limit The HPL5331 monitors sourcing and sinking current, and limits the maximum output current to prevent damages during overload or short-circuit, To increase the input voltage of VIN or VCNTL will get higher current-limit points.
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
10
www.hipacsemi.com
HPL5331
Application Information
Power Inputs Input power sequence are not required for VIN and VCNTL. However, do not apply a voltage to VOUT when there is not voltage VCNTL. This is due to the internal parasitic diodes between VOUT to VIN and VOUT to VCNTL which will be forward bias. The HPL5331 can source few current or sinks current up to 3A for load when the input Voltage at VIN is not present. Reference Voltage A reference voltage is applied at the VREF pin by a resistor divider between VIN and GND pins. Normally the bias current of the VREF pin flows out of the IC and is about 150nA(typ.), creating voltage offset at the resistor divider and affecting the output voltage accuracy. The recommended resistor is <5k to maintain the accuracy of the output voltage. An external bypass capacitor is also connected to VREF. The capacitor and the resistor divider form a lowpass filter to reduce the inherent reference noise from VIN. A ceramic capacitor can be use and is selected to be greater than 0.1F. Connected the capacitor as close to VREF as possible for optimal effect. More capacitance and large resistor divider will increase the soft-start interval. Do not place any additional loading on this reference input pin. Output Capacitor The HPL5331 requires a proper output capacitor to maintain stability over full temperature and current ranges, and improve transient response. The output capacitor selection is dependent upon the ESR (equivalent series resistance) and capacitance of the output capacitor over full temperature range. The following chart shows the stable region of the output capacitor for HPL5331. The stable region is above the curve, indicating minimum required ESR and capacitance to maintain stability. However, the out
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003 11
put capacitor should have an ESR less than 1.
25 20 15 10 5 0 10 100 Capacitance(F) 1000
Ultra-low-ESR capacitors, such as ceramic chip capacitors, may promote under-damped transient response, but proper ceramic chip capacitors placed near loads can be used as decoupling capacitors. A low-ESR solid tantalum and aluminum electrolytic capacitor (ESR<1) works extremely well and provides good transient response and stability over temperature. The output capacitors are also used to reduce the slew rate of load current and help the HPL5331 to minimize variations of the output voltage, improving transient response. For this purpose, the low-ESR capacitors are recommended and depend on the stepping and slew rate of load current. Input Capacitor The input capacitors of VCNTL and VIN pins are not required for stability but for supplying surge currents during large load transients, This will prevent the input rail from drooping and improve the performance of the HPL5331. Because of parasitic inductors from voltage sources or other bulk capacitors to the VCNTL and VIN pins will limit the slew rate of the surge currents during large load transients, resulting in voltage drop at VIN and VCNTL pins.
ESR (m) ESR (m)
Stable Region
www.hipacsemi.com
HPL5331
plane reduces the resistance CA . The relationship between power dissipation and temperatures is the following equation : PD = (TJ - TA) / JA where, PD : Power dissipation TJ : Junction Temperature TA : Ambient Temperature JA : Junction-to-Ambient Thermal Resistance
102 mil
A capacitor of 1F (ceramic chip capacitor) or greater (aluminum electrolytic capacitor) is recommended to connect near VCNTL pin. For VIN pin, an aluminum electrolytic capacitor (>50F) is recommended. It is not necessary to use low-ESR capacitors. Layout and Thermal Consideration The input capacitors for VIN and VCNTL pins are normally placed near each pin for good performances. Ceramic decoupling capacitors at output must be placed as close to the load to reduce the parasitic inductors of traces. It is also recommended that the HPL5331 and output capacitors are placed near the load for good load regulation and load transient response. The negative pins of the input and output capacitors and the GND pin of the HPL5331 should connect to analog ground plane of the load. See figure 1. The SOP-8-P utilizes a bottom thermal pad to minimize the thermal resistance of the package, making the package suitable for high current applications. The thermal pad is soldered to the top ground pad and is connected to the internal or bottom ground plane by several vias. The printed circuit board (PCB) forms a heat sink and dissipates most of the heat into ambient air. The vias are recommended to have proper size to retain solder, helping heat conduction. Thermal resistance consists of two main elements, JC (junction-to-case thermal resistance) and CA (caseto-ambient thermal resistance). JC is specified from the IC junction to the bottom of the thermal pad directly below the die. CA is the resistance from the bottom of thermal pad to the ambient air and it includes CS (case-to-sink thermal resistance) and SA (sink-to-ambient thermal resistance). The specified path for heat flow is the lowest resistance path and it dissipates majority of the heat to the ambient air. Typically, CA is the dominant thermal resistance. Therefore, enlarging the internal or bottom ground
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003 12
118 mil
SOP-8-P
D ie
T herm al pad
T op g ro u n d pad
A m b ie n t Air
V ias
Internal P rinted g ro un d circuit p la n e b o a rd
Figure 1 Package Top and side view Figure 2 shows a board layout using the SOP-8-P package. The demo board is made of FR-4 material and is a two-layer PCB. The size and thickness are 65mm* 65mm and 1.6mm. An area of 140mil*105mil on the top layer is use as a thermal pad for the HPL5331 and this is connected to the bottom layer by vias. The bottom layer using 2 oz. copper acts as the ground plane for the system. The PCB and all components on the board form a heat sink. The JA of the HPL5331 (SOP-8-P) mounted on this demo board is about 37oC/ W in free air. Assuming the TA=25oC and the maximum TJ=150oC (typical thermal limit temperature), the maximum power dissipation is calculated as :
www.hipacsemi.com
HPL5331
PD (max) = (150 - 25) / 37 = 3.38W If the TJ is designed to be below 125oC, the calculated power dissipation should be less than : PD = (125 - 25) / 37 = 2.70W
HPL5331
HPL5331
Figure 2(c) Bottom layer
Figure 2(a) TopOver layer
HPL5331
Figure 2(b) Top layer
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
13
www.hipacsemi.com
HPL5331
Packaging Information
SOP-8 pin ( Reference JEDEC Registration MS-012)
E
H
e1 D
e2
A1
A
1 L
0.004max.
Dim A A1 D E H L e1 e2 1
Mi ll im et er s Min . 1. 3 5 0. 1 0 4. 8 0 3. 8 0 5. 8 0 0. 4 0 0. 3 3 1. 2 7B S C 8 Ma x . 1. 7 5 0. 2 5 5. 0 0 4. 0 0 6. 2 0 1. 2 7 0. 5 1 Min . 0. 0 53 0. 0 04 0. 1 89 0. 1 50 0. 2 28 0. 0 16 0. 0 13
0.015X45
In ch e s Ma x. 0. 0 69 0. 0 10 0. 1 97 0. 1 57 0. 2 44 0. 0 50 0. 0 20 0. 50B S C 8
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
14
www.hipacsemi.com
HPL5331
Packaging Information
SOP-8-P pin ( Reference JEDEC Registration MS-012)
E1 D1
E
H
e1 D
e2
A1
A
1 L
0.004max.
Dim A A1 D D1 E E1 H L e1 e2 1
M illim et er s M in . 1.3 5 0.1 0 4.8 0 3. 0 0R EF 3.8 0 2. 6 0R EF 5.8 0 0.4 0 0.3 3 1.2 7BS C 8 6. 20 1. 27 0. 51 0. 2 28 0. 0 16 0. 0 13 4. 00 0. 1 50 M ax. 1. 75 0. 25 5. 00 M in. 0. 0 53 0. 0 04 0. 1 89
0.015X45
Inc h es M ax. 0.0 69 0.0 10 0.1 97 0. 118 RE F 0.1 57 0. 1 02 R EF 0.2 44 0.0 50 0.0 20 0. 50B SC 8
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
15
www.hipacsemi.com
HPL5331
Packaging Information
TO-252-5
E1 H J
A B
M
D
C
S
P
D im A B C D D1 E1 P S H J K L M
M illim e te rs M in . 6 .4 0 5 .2 0 6 .8 0 2 .2 0 5 .2 R E F 5 .3 R E F 1 .2 7 R E F 0 .5 0 2 .2 0 0 .4 5 0 .4 5 0 .9 0 5 .4 0 0 .8 0 2 .4 0 0 .5 5 0 .6 0 1 .5 0 5 .8 0 0 .0 2 0 .0 8 0 .0 1 0 .0 1 8 0 .0 3 0 .2 1 M ax. 6 .8 0 5 .5 0 7 .2 0 2 .8 0 M in . 0 .2 5 0 .2 0 0 .2 6 0 .0 8
K
L
In c h e s M ax. 0 .2 6 0 .2 1 0 .2 7 0 .11 0 .2 0 5 R E F 0 .2 0 9 R E F 0 .0 5 R E F 0 .0 3 0 .0 9 0 .0 2 0 .0 2 4 0 .0 6 0 .2 2
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
16
www.hipacsemi.com
D1
HPL5331
Packaging Information
TO-263-5
D c1
A
B
E
b
L
A1
L1
L2
c e e1
M i llim et e r s Dim A b b1 c c1 D E L L1 L2 M in . 4.06 0.50 1.52 0. 4 57 1.14 8.25 9.65 14 . 60 2.28 M ax . 4. 8 3 0. 9 9 1. 8 3 0. 7 3 6 1. 4 0 9. 6 6 10 . 2 9 15 . 8 8 2. 8 0 1. 4 0 M in. 0. 1 60 0. 0 20 0. 0 60 0. 0 18 0. 0 45 0. 3 25 0. 3 80 0. 5 75 0. 0 90
v
Inc he s M a x. 0. 1 90 0. 0 39 0. 0 72 0. 0 29 0. 0 55 0. 3 80 0. 4 05 0. 6 25 0. 11 0 0. 0 55
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
17
www.hipacsemi.com
HPL5331
Physical Specifications
Terminal Material Lead Solderability Solder-Plated Copper (Solder Material : 90/10 or 63/37 SnPb), 100%Sn Meets EIA Specification RSI86-91, ANSI/J-STD-002 Category 3.
Reflow Condition
TP
(IR/Convection or VPR Reflow)
tp Critical Zone T L to T P
Ram p-up
Tem perature
TL Tsm ax
tL
Tsm in Ram p-down ts Preheat
25
t 25 C to Peak
Tim e
Classificatin Reflow Profiles
Profile Feature Sn-Pb Eutectic Assembly Large Body Small Body Pb-Free Assembly Large Body Small Body 3C/second max. 150C 200C 60-180 seconds 3C/second max 217C 60-150 seconds 245 +0/-5C 250 +0/-5C 10-30 seconds 20-40 seconds Average ramp-up rate 3C/second max. (TL to TP) Preheat - Temperature Min (Tsmin) 100C - Temperature Mix (Tsmax) 150C - Time (min to max)(ts) 60-120 seconds Tsmax to TL - Ramp-up Rate Tsmax to TL - Temperature(TL) 183C - Time (tL) 60-150 seconds Peak Temperature(Tp) 225 +0/-5C 240 +0/-5C Time within 5C of actual Peak 10-30 seconds 10-30 seconds Temperature(tp) Ramp-down Rate 6C/second max. 6 minutes max. Time 25C to Peak Temperature
6C/second max. 8 minutes max.
Note: All temperatures refer to topside of the package. Measured on the body surface.
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003 18 www.hipacsemi.com
HPL5331
Reliability Test Program
Test item SOLDERABILITY HOLT PCT TST ESD Latch-Up Method MIL-STD-883D-2003 MIL-STD-883D-1005.7 JESD-22-B,A102 MIL-STD-883D-1011.9 MIL-STD-883D-3015.7 JESD 78 Description 245C, 5 SEC 1000 Hrs Bias @125C 168 Hrs, 100%RH, 121C -65C~150C, 200 Cycles VHBM > 2KV, VMM > 200V 10ms, 1tr > 100mA
Carrier Tape
t P P1 D
Po E
F W
Bo
Ao
Ko D1
T2
J C A B
T1
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
19
www.hipacsemi.com
HPL5331
Carrier Tape
Application SOP- 8 SOP-8-P Application A 330 1 F 5.5 1 A 330 3 TO-252 F 7.5 0.1 Application A 3803 TO-263 F 11.5 0.1 B 62 +1.5 D C 12.75+ 0.15 D1 J 2 0.5 Po 4.0 0.1 J 2 0.5 Po 4.0 0.1 J 2 0.5 Po 4.0 0.1 T1 12.4 0.2 P1 2.0 0.1 T1 16.4 + 0.3 -0.2 P1 2.0 0.1 T1 24 4 P1 2.0 0.1 T2 2 0.2 Ao 6.4 0.1 T2 2.5 0.5 Ao 6.8 0.1 T2 2 0.3 Ao 10.8 0.1 W 12 0. 3 Bo 5.2 0. 1 W 16+ 0.3 - 0.1 Bo 10.4 0.1 W 24 + 0.3 - 0.1 Bo 16.1 0.1 P 8 0.1 Ko 2.1 0.1 P 8 0.1 Ko 2.5 0.1 P 16 0.1 Ko 5.2 0.1 E 1.750.1 t 0.30.013 E 1.75 0.1 t 0.30.05 E 1.75 0.1 t 0.350.013
1.55 +0.1 1.55+ 0.25 B 100 2 D 1.5 +0.1 B 80 2 D 1.5 +0.1 C 13 0. 5 D1 1.5 0.25 C 13 0. 5 D1 1.5 0.25
(mm)
Cover Tape Dimensions
Application SOP- 8 / SOP-8-P TO- 252 TO- 263 Carrier Width 12 16 24 Cover Tape Width 9.3 13.3 21.3 Devices Per Reel 2500 2500 1000
CONTACT
HIPAC Semiconductor, Inc. 2540 North First Street, Suite 308 San Jose, CA 95131-1016 U.S.A. Tel: 1-408-943-0808 Fax: 1-408-943-0878 E-Mail: info@hipacsemi.com
Copyright HIPAC Semiconductor, Inc. Rev. A.8 - Oct., 2003
20
www.hipacsemi.com


▲Up To Search▲   

 
Price & Availability of HPL5331U5C-TRL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X